Optimized Distributive Arithmetic-based Hardware Accelerator for Dual Tree Complex Wavelet Transform Computation

Author
Keywords
Abstract
Hardware architectures for fast computation of complex wavelet transforms for image processing require optimized design approaches. The Dual Tree Complex Wavelet Transform (DTCWT) is twice as complex as the Discrete Wavelet Transform (DWT) and was designed while considering the distributive arithmetic (DA) algorithm, which is customized for the design of a 10-tap filter architecture. Redundancy in the filter coefficients was considered in optimizing the DA partial products, reducing the area resources by 97.65%. The reduced architecture was modeled in Verilog HDL and implemented on a Xilinx FPGA. The operating frequency is 312 MHz, and the power dissipation is less than 1 W. The proposed model is suitable for high-speed computation of DTCWT sub-bands on an FPGA platform. Copyrights © 2023 The Institute of Electronics and Information Engineers.
Year of Publication
2023
Journal
IEIE Transactions on Smart Processing and Computing
Volume
12
Issue
1
Number of Pages
38-47,
Type of Article
Article
ISBN Number
22875255 (ISSN)
DOI
10.5573/IEIESPC.2023.12.1.38
Publisher
Institute of Electronics Engineers of Korea
Journal Article
Download citation
Cits
0
CIT

For admissions and all other information, please visit the official website of

Cambridge Institute of Technology

Cambridge Group of Institutions

Contact

Web portal developed and administered by Dr. Subrahmanya S. Katte, Dean - Academics.

Contact the Site Admin.