Consideration of net weights for performance driven routing

Author
Keywords
Abstract

Objectives: In todays’ VLSI technology, interconnect delay is the predominant factor in determining the speed of the final chip. Considering the complexity and size of today’s VLSI designs, timing driven VLSI routing is very challenging problem. Methods/Statistical analysis: The obvious method is to assign weights to the nets of a given route and perform timing driven routing. There are few works in the literature on net-weighting-based timing driven routing. Findings: Based on the criticality of the nets, by assigning weights to the nets in two methods discussed in the paper, we present two novel timing driven routing algorithms. In the first method, a constant is raised to the power of a variable exponent for weight assignment, whereas, in the second method, a variable exponent is raised to the power of a constant. These weights are considered during timing driven VLSI routing for an FPGA using VPR routing tool. Improvements: The proposed methods show significant improvement in timing over VPR routing tool. We obtain improvement of 14.65% and 26.85% using the methods MethodA and MethodB respectively, over VPR. © BEIESP.

Year of Publication
2019
Journal
International Journal of Engineering and Advanced Technology
Volume
8
Issue
3
Number of Pages
463-467,
Type of Article
Article
ISBN Number
22498958 (ISSN)
Publisher
Blue Eyes Intelligence Engineering and Sciences Publication
Journal Article
Download citation
Cits
0
CIT

For admissions and all other information, please visit the official website of

Cambridge Institute of Technology

Cambridge Group of Institutions

Contact

Web portal developed and administered by Dr. Subrahmanya S. Katte, Dean - Academics.

Contact the Site Admin.